Siemens Unveils Calibre DesignEnhancer for Correct-by-Construction IC Layout Optimization

Siemens Digital Industries Software today introduces Calibre DesignEnhancer software.

Siemens Digital Industries Software today introduces Calibre DesignEnhancer software, a solution that enables integrated circuit (IC), place-and-route (P&R) and full-custom design teams dramatically improve productivity, boost design quality and reduce time to market by automatically implementing Calibre “correct-by-construction” design layout modifications much earlier in the IC design and verification process. 

The latest in a series of ‘shift left‘ tools for Siemens’ industry-leading Calibre nmPlatform toolfor IC physical verification, the new Calibre DesignEnhancer tool empowers custom and digital design teams to enhance physical verification readiness by quickly and accurately optimizing their designs to reduce or eliminate voltage (IR) drop and electromigration (EM) issues. By supporting automated layout optimization during the IC design and implementation stages, the Calibre DesignEnhancer tool helps customers deliver “DRC-clean” designs to tapeout faster while improving design manufacturability and circuit reliability.

“The Calibre DesignEnhancer solution proved instrumental in our ongoing efforts to ‘shift left’ our IC design processes, for example, in addressing and resolving out of specification resistance and IR drop issues,” said Pier Luigi Rolandi, senior director for R&D at STMicroelectronics. 

Before conducting physical verification on an IC design, engineers have traditionally relied on third-party P&R tools to incorporate design for manufacturing (DFM) optimizations, often requiring multiple time-consuming runs before converging on a “DRC-clean” solution. With Siemens’ new Calibre DesignEnhancer tool, design teams can significantly shorten turnaround time and reduce EM/IR issues while preparing a layout for physical verification. 

The Calibre DesignEnhancer tool currently provides three use models:

“In today’s challenging IC design environment, engineering teams working at advanced nodes are struggling to optimize layouts for manufacturability and performance within the given area and project timeline constraints in which they must work,” said Michael White, senior director of product management at Siemens. “By using the Calibre DesignEnhancer software, designers can bring Calibre polygonal processing speed and accuracy into play earlier in the design cycle, which can help to avoid late design cycle surprises.” 

The Calibre DesignEnhancer solution uses proven technology, engines, and qualified rule decks from Calibre, all of which can help customers generate results that are correct by construction, Calibre DRC-clean, and ready for signoff verification. It can read OASIS, GDS, and LEF/DEF as input files, and output layout modifications in any combination of OASIS, GDS, or incremental DEF files, helping design teams to easily back-annotate Calibre DesignEnhancer software changes to the design database for power and timing analysis using their preferred tools for further analysis earlier in the design creation lifecycle.

The Calibre DesignEnhancer tool integrates with all major design and implementation environments using industry interface standards, providing a user-friendly environment that requires minimal training and setup. Calibre DesignEnhancer kits are available now for all leading foundries supporting designs from 130nm to 2nm, depending on the use model and the technology. 

Exit mobile version